#pipelinec Suchergebnisse

So... I've made a little "LoRa" (CSSS) beacon demo with #ULX3S and #PipelineC ! Ramp Nco ("SF6") -> Sine / Cosine NCO's => 2nd Order Delta sigma DAC => digital iq mixer -> output #sdr #fpga #rf #csss #lora #dsp #dac #sigmadelta #alldigitaltx

DutraCGI's tweet image. So... I've made a little "LoRa" (CSSS) beacon demo with #ULX3S and #PipelineC !  

Ramp Nco ("SF6") -> Sine / Cosine NCO's => 2nd Order Delta sigma DAC => digital iq mixer -> output 

#sdr #fpga #rf #csss #lora #dsp #dac #sigmadelta #alldigitaltx
DutraCGI's tweet image. So... I've made a little "LoRa" (CSSS) beacon demo with #ULX3S and #PipelineC !  

Ramp Nco ("SF6") -> Sine / Cosine NCO's => 2nd Order Delta sigma DAC => digital iq mixer -> output 

#sdr #fpga #rf #csss #lora #dsp #dac #sigmadelta #alldigitaltx
DutraCGI's tweet image. So... I've made a little "LoRa" (CSSS) beacon demo with #ULX3S and #PipelineC !  

Ramp Nco ("SF6") -> Sine / Cosine NCO's => 2nd Order Delta sigma DAC => digital iq mixer -> output 

#sdr #fpga #rf #csss #lora #dsp #dac #sigmadelta #alldigitaltx

#QAM16 Modulator made with #PipelineC simulation with #GHDL and cocotb! Raised Cosine filter with 0.35 rollof and 4 samples/symbol ! #fpga #qam #sdr #dsp

DutraCGI's tweet image. #QAM16 Modulator made with #PipelineC simulation with #GHDL and cocotb! Raised Cosine filter with 0.35 rollof and 4 samples/symbol !
#fpga #qam #sdr #dsp

Blinking the #ULX3S led with #PipelineC ! @pipelinec_hdl is a Magic tool that turns C into HDL 🔥 #fpga #ledblink #lattice


Testing my PipelineC NCO again... Made one little python script that plots the GHDL outputs... #PipelineC #FPGA #NCO #DSP

DutraCGI's tweet image. Testing my PipelineC NCO again... Made one little python script that plots the GHDL outputs...
#PipelineC #FPGA #NCO #DSP
DutraCGI's tweet image. Testing my PipelineC NCO again... Made one little python script that plots the GHDL outputs...
#PipelineC #FPGA #NCO #DSP
DutraCGI's tweet image. Testing my PipelineC NCO again... Made one little python script that plots the GHDL outputs...
#PipelineC #FPGA #NCO #DSP
DutraCGI's tweet image. Testing my PipelineC NCO again... Made one little python script that plots the GHDL outputs...
#PipelineC #FPGA #NCO #DSP

#GMSK #FPGA test with #PipelineC... Simulating with #cocotb and #ghdl

DutraCGI's tweet image. #GMSK #FPGA test with #PipelineC... Simulating with #cocotb and #ghdl

Ethernet Loopback Works! Made with #PipelineC! Thanks for the help Julian Kemmerer @pipelinec_hdl ! #100baseT #ethernet on a #ulx3s #fpga using a #lan7820 board!


Making some #CIC filters with #PipelineC for #FPGA #DSP work...

DutraCGI's tweet image. Making some #CIC filters with #PipelineC for #FPGA #DSP work...

Following the previous post about the #FPGA #16APSK Modulator made with #PipelineC ... Here are some real world tests using the ULX3S Board! #dsp #sdr #apsk #hdl #ulx3s #dac #deltasigma #rf

DutraCGI's tweet image. Following the previous post about the #FPGA #16APSK Modulator made with #PipelineC ... Here are some real world tests using the ULX3S Board!

#dsp #sdr #apsk #hdl #ulx3s #dac #deltasigma #rf
DutraCGI's tweet image. Following the previous post about the #FPGA #16APSK Modulator made with #PipelineC ... Here are some real world tests using the ULX3S Board!

#dsp #sdr #apsk #hdl #ulx3s #dac #deltasigma #rf
DutraCGI's tweet image. Following the previous post about the #FPGA #16APSK Modulator made with #PipelineC ... Here are some real world tests using the ULX3S Board!

#dsp #sdr #apsk #hdl #ulx3s #dac #deltasigma #rf
DutraCGI's tweet image. Following the previous post about the #FPGA #16APSK Modulator made with #PipelineC ... Here are some real world tests using the ULX3S Board!

#dsp #sdr #apsk #hdl #ulx3s #dac #deltasigma #rf

Developing one #16APSK Modulator on #FPGA using #PipelineCHDL ! Testbench Datapath: #LFSR -> APSK16 Map -> #CIC Filter -> out Simulation done with #ghdl + #cocotb, data plotted using #numpy and #matplotlib ! #dsp #sdr #HDL #ccsds #rf #psk #apsk #modem

DutraCGI's tweet image. Developing one #16APSK Modulator on #FPGA using #PipelineCHDL ! 

Testbench Datapath:
#LFSR -> APSK16 Map -> #CIC Filter -> out

Simulation done with #ghdl + #cocotb, data plotted using #numpy and #matplotlib !

#dsp #sdr #HDL #ccsds #rf #psk #apsk #modem
DutraCGI's tweet image. Developing one #16APSK Modulator on #FPGA using #PipelineCHDL ! 

Testbench Datapath:
#LFSR -> APSK16 Map -> #CIC Filter -> out

Simulation done with #ghdl + #cocotb, data plotted using #numpy and #matplotlib !

#dsp #sdr #HDL #ccsds #rf #psk #apsk #modem


#PipelineC Raised Cosine FIR Filter simulation with GDHL + cocotb! QAM modulator comming next... #fpga #ghdl #vhdl #rf #dsp #sdr

DutraCGI's tweet image. #PipelineC Raised Cosine FIR Filter simulation with GDHL + cocotb!  QAM modulator comming next...
#fpga #ghdl #vhdl #rf #dsp #sdr

Wondering how to run pipelineC on it.. #ULX3S Thanks a lot @ico_TC ! #fpga #pipelinec

DutraCGI's tweet image. Wondering how to run pipelineC on it.. #ULX3S Thanks a lot @ico_TC ! 
#fpga #pipelinec

1/4 as many RV32I @risc_v cores for same or better performance. Threads share #PipelineC auto pipelined ~15 stage kernel() hardware function to offload shader compute. CPU is now bottleneck for moving data around from RAM to pipeline and back. #FPGA #HDL #RTL #graphics #riscv

pipelinec_hdl's tweet image. 1/4 as many RV32I @risc_v cores for same or better performance. Threads share #PipelineC auto pipelined ~15 stage kernel() hardware function to offload shader compute. CPU is now bottleneck for moving data around from RAM to pipeline and back. 
#FPGA #HDL #RTL #graphics #riscv

Four RV32I @risc_v cores totaling ~333M IPS do work with a 480p frame buffer 🤓. 20 threads, ~software rendering, but focus isn't on CPU core, next up: experiments with custom accelerator pipelines to offload compute 😏 #PipelineC #FPGA #HDL #RTL #graphics #riscv


Use #PipelineC to listen to FM #radio with an #FPGA #SDR! Huge thanks to @DutraCGI and @Darkknight512 for making this first version a great learning process. And @deepwavedigital for the fantastic #hardware platform and workplace <3 fosstodon.org/@pipelinec/112… #hdl #hls #asic

pipelinec_hdl's tweet image. Use #PipelineC to listen to FM #radio with an #FPGA #SDR! Huge thanks to @DutraCGI and @Darkknight512  for making this first version a great learning process. And @deepwavedigital  for the fantastic #hardware platform and workplace &amp;lt;3
fosstodon.org/@pipelinec/112… #hdl #hls #asic

So... I made a blog... The first official post is about the #PipelineC #NCO I was developing last week! @ico_TC paulo-d2000.github.io/en-us/2023/10/… #FPGA #SDR #DSP


#AD Taking Care of Your Pipelines: Why It's Important dynagard.info/taking-care-of… #pipelinec


Following the previous post about the #FPGA #16APSK Modulator made with #PipelineC ... Here are some real world tests using the ULX3S Board! #dsp #sdr #apsk #hdl #ulx3s #dac #deltasigma #rf

DutraCGI's tweet image. Following the previous post about the #FPGA #16APSK Modulator made with #PipelineC ... Here are some real world tests using the ULX3S Board!

#dsp #sdr #apsk #hdl #ulx3s #dac #deltasigma #rf
DutraCGI's tweet image. Following the previous post about the #FPGA #16APSK Modulator made with #PipelineC ... Here are some real world tests using the ULX3S Board!

#dsp #sdr #apsk #hdl #ulx3s #dac #deltasigma #rf
DutraCGI's tweet image. Following the previous post about the #FPGA #16APSK Modulator made with #PipelineC ... Here are some real world tests using the ULX3S Board!

#dsp #sdr #apsk #hdl #ulx3s #dac #deltasigma #rf
DutraCGI's tweet image. Following the previous post about the #FPGA #16APSK Modulator made with #PipelineC ... Here are some real world tests using the ULX3S Board!

#dsp #sdr #apsk #hdl #ulx3s #dac #deltasigma #rf

Developing one #16APSK Modulator on #FPGA using #PipelineCHDL ! Testbench Datapath: #LFSR -> APSK16 Map -> #CIC Filter -> out Simulation done with #ghdl + #cocotb, data plotted using #numpy and #matplotlib ! #dsp #sdr #HDL #ccsds #rf #psk #apsk #modem

DutraCGI's tweet image. Developing one #16APSK Modulator on #FPGA using #PipelineCHDL ! 

Testbench Datapath:
#LFSR -&amp;gt; APSK16 Map -&amp;gt; #CIC Filter -&amp;gt; out

Simulation done with #ghdl + #cocotb, data plotted using #numpy and #matplotlib !

#dsp #sdr #HDL #ccsds #rf #psk #apsk #modem
DutraCGI's tweet image. Developing one #16APSK Modulator on #FPGA using #PipelineCHDL ! 

Testbench Datapath:
#LFSR -&amp;gt; APSK16 Map -&amp;gt; #CIC Filter -&amp;gt; out

Simulation done with #ghdl + #cocotb, data plotted using #numpy and #matplotlib !

#dsp #sdr #HDL #ccsds #rf #psk #apsk #modem


Ethernet Loopback Works! Made with #PipelineC! Thanks for the help Julian Kemmerer @pipelinec_hdl ! #100baseT #ethernet on a #ulx3s #fpga using a #lan7820 board!


So... I've made a little "LoRa" (CSSS) beacon demo with #ULX3S and #PipelineC ! Ramp Nco ("SF6") -> Sine / Cosine NCO's => 2nd Order Delta sigma DAC => digital iq mixer -> output #sdr #fpga #rf #csss #lora #dsp #dac #sigmadelta #alldigitaltx

DutraCGI's tweet image. So... I&apos;ve made a little &quot;LoRa&quot; (CSSS) beacon demo with #ULX3S and #PipelineC !  

Ramp Nco (&quot;SF6&quot;) -&amp;gt; Sine / Cosine NCO&apos;s =&amp;gt; 2nd Order Delta sigma DAC =&amp;gt; digital iq mixer -&amp;gt; output 

#sdr #fpga #rf #csss #lora #dsp #dac #sigmadelta #alldigitaltx
DutraCGI's tweet image. So... I&apos;ve made a little &quot;LoRa&quot; (CSSS) beacon demo with #ULX3S and #PipelineC !  

Ramp Nco (&quot;SF6&quot;) -&amp;gt; Sine / Cosine NCO&apos;s =&amp;gt; 2nd Order Delta sigma DAC =&amp;gt; digital iq mixer -&amp;gt; output 

#sdr #fpga #rf #csss #lora #dsp #dac #sigmadelta #alldigitaltx
DutraCGI's tweet image. So... I&apos;ve made a little &quot;LoRa&quot; (CSSS) beacon demo with #ULX3S and #PipelineC !  

Ramp Nco (&quot;SF6&quot;) -&amp;gt; Sine / Cosine NCO&apos;s =&amp;gt; 2nd Order Delta sigma DAC =&amp;gt; digital iq mixer -&amp;gt; output 

#sdr #fpga #rf #csss #lora #dsp #dac #sigmadelta #alldigitaltx

1/4 as many RV32I @risc_v cores for same or better performance. Threads share #PipelineC auto pipelined ~15 stage kernel() hardware function to offload shader compute. CPU is now bottleneck for moving data around from RAM to pipeline and back. #FPGA #HDL #RTL #graphics #riscv

pipelinec_hdl's tweet image. 1/4 as many RV32I @risc_v cores for same or better performance. Threads share #PipelineC auto pipelined ~15 stage kernel() hardware function to offload shader compute. CPU is now bottleneck for moving data around from RAM to pipeline and back. 
#FPGA #HDL #RTL #graphics #riscv

Four RV32I @risc_v cores totaling ~333M IPS do work with a 480p frame buffer 🤓. 20 threads, ~software rendering, but focus isn't on CPU core, next up: experiments with custom accelerator pipelines to offload compute 😏 #PipelineC #FPGA #HDL #RTL #graphics #riscv


Blinking the #ULX3S led with #PipelineC ! @pipelinec_hdl is a Magic tool that turns C into HDL 🔥 #fpga #ledblink #lattice


#GMSK #FPGA test with #PipelineC... Simulating with #cocotb and #ghdl

DutraCGI's tweet image. #GMSK #FPGA test with #PipelineC... Simulating with #cocotb and #ghdl

Wondering how to run pipelineC on it.. #ULX3S Thanks a lot @ico_TC ! #fpga #pipelinec

DutraCGI's tweet image. Wondering how to run pipelineC on it.. #ULX3S Thanks a lot @ico_TC ! 
#fpga #pipelinec

Use #PipelineC to listen to FM #radio with an #FPGA #SDR! Huge thanks to @DutraCGI and @Darkknight512 for making this first version a great learning process. And @deepwavedigital for the fantastic #hardware platform and workplace <3 fosstodon.org/@pipelinec/112… #hdl #hls #asic

pipelinec_hdl's tweet image. Use #PipelineC to listen to FM #radio with an #FPGA #SDR! Huge thanks to @DutraCGI and @Darkknight512  for making this first version a great learning process. And @deepwavedigital  for the fantastic #hardware platform and workplace &amp;lt;3
fosstodon.org/@pipelinec/112… #hdl #hls #asic

Making some #CIC filters with #PipelineC for #FPGA #DSP work...

DutraCGI's tweet image. Making some #CIC filters with #PipelineC for #FPGA #DSP work...

just keep swimming.. ✨🤍 #anglerfish #pixelart

pixelianska's tweet image. just keep swimming.. ✨🤍
#anglerfish #pixelart

Theme : #split It is a lot inspired by the art of Franek. :3 @Pixel_Dailies #pixel_dailies #pixelart

Sehep_pxl's tweet image. Theme : #split
It is a lot inspired by the art of Franek. :3
@Pixel_Dailies
#pixel_dailies #pixelart

Pipe // Pipen’t

angie__CA's tweet image. Pipe                   //          Pipen’t
angie__CA's tweet image. Pipe                   //          Pipen’t

Piper Dynamic Wallpaper #ZenlessZoneZero #Piperwheel #ZZZ

ZenlessWorld's tweet image. Piper Dynamic Wallpaper 

#ZenlessZoneZero #Piperwheel #ZZZ

The endgame for EVM architecture. Think about that.

pipeline_xyz's tweet image. The endgame for EVM architecture. 

Think about that.

All in a days work when you've got a Virtual Mining rig working for you 😉🔥 pepenode.io

pepenode_io's tweet image. All in a days work when you&apos;ve got a Virtual Mining rig working for you 😉🔥

pepenode.io

⛧₊˚🩸 𝕄𝕚𝕕𝕟𝕚𝕘𝕙𝕥 🩸˚₊⛧ #GPOSER #GPOSERS #pikelith

pikelith's tweet image. ⛧₊˚🩸 𝕄𝕚𝕕𝕟𝕚𝕘𝕙𝕥 🩸˚₊⛧

#GPOSER #GPOSERS #pikelith

5555555555565655555556เหมือน555555565555555455555555555555ฟอส55555555555555555555555555566655มาก555555455544555555555555555555555

the_pipinpin's tweet image. 5555555555565655555556เหมือน555555565555555455555555555555ฟอส55555555555555555555555555566655มาก555555455544555555555555555555555
the_pipinpin's tweet image. 5555555555565655555556เหมือน555555565555555455555555555555ฟอส55555555555555555555555555566655มาก555555455544555555555555555555555

Loading...

Something went wrong.


Something went wrong.


United States Trends